edited by
755 views

2 Answers

1 votes
1 votes
In ripple counter using J-K flipflop with positive edge triggered, the output of one FF is fed as clock input the next FF. All FF are fed with inputs.

Hence the option C is correct.
Answer:

Related questions

2.2k
views
3 answers
0 votes
admin asked Aug 28, 2020
2,222 views
A sequential circuit using D flip-flop and logic gates is shown in Figure, where $X$ and $Y$ are the inputs and $Z$ is the output. The circuit is$\text{S-R}$ Flip-flop with ... $ and $Y=K$\text{J-K}$ Flip-flop with inputs $X = K$ and $Y=J$
1.0k
views
2 answers
1 votes
admin asked Aug 28, 2020
1,024 views
A $4$ bit ripple counter and a $4$ bit synchronous counter are made using flip-flops having a propagation delay of $10$ ns each. If the worst case delay in the ripple counter and the ... $S = 30$ ns$R = 30$ ns, $S = 10$ ns
1.0k
views
4 answers
0 votes
admin asked Aug 28, 2020
1,024 views
A $4$ bit ripple counter and a $4$ bit synchronous counter are made using flip-flops having a propagation delay of $10$ ns each. If the worst case delay in the ripple counter and the ... $S = 30$ ns$R = 30$ ns, $S = 10$ ns
527
views
0 answers
0 votes
admin asked Apr 1, 2020
527 views
In a ripple counter using edge-triggered $JK$ flip-flops, the pulse input is applied toClock input of all flip-flops$J$ and $K$ input of one flip-flop$J$ and $K$ input of all flip-flopsClock input of one flip-flop